文档详情

基于FPGA的多路抢答器的设计 毕业设计论文.docx

发布:2016-11-11约2.57万字共38页下载文档
文本预览下载声明
 PAGE \* MERGEFORMAT IV  PAGE \* MERGEFORMAT IV 摘 要 随着计算机技术和电子技术的迅速发展,现在的抢答器的功能越来越强,准确性和可靠性也越来越高。大部分传统的抢答器都是基于数字电路构成的,不仅制作过程复杂,而且可靠性和准确性较低,还有成品面积大,安装、维护困难等问题。近年来电子技术得到迅速发展,使得电子系统的设计者利用EDA软件,就可以独立设计所需的专用集成电路(ASIC)器件,现在利用现场可编辑逻辑门阵列(简称FPGA)制作的抢答器,不仅制作过程简单,而且准确性也更高。 本设计的主芯片是EP2C35F672C8,系统由组别判断电路、分频电路、倒计时电路、抢答判别电路、扫描信号产生电路、信号匹配电路和显示电路组成。该抢答器可以容纳四组八位选手同时参与抢答,系统具有清零功能和倒计时功能。经编译和仿真所设计的程序,并下载到开发系统上进行调试验证,最终完成抢答器的设计。 关键词: 电子设计自动化;可编程逻辑门阵列;抢答器 Abstract With the development of electronic technology and electronic technology ,the Responder is now more powerful, more and more high reliability and accuracy. Most of the previous Responder composed of digital circuits based on the traditional. Complex production process, and the accuracy and reliability is not high, finished area, installation, maintenance difficulties. The rapid development of electronic technology in recent years, Electronic system designers use EDA software, it can be designed independently required special circuit (ASIC) devices. Now design and implementation of the multiplex responder based on FPGA, the production process is not only simple, but accuracy is also higher. The design of the main chip is EP2C35F672C8, the system judgment circuit by a group of the frequency divider circuit, the countdown circuit, answer determination circuit, the scanning signal generating circuit, a signal matching circuit and the display circuit. The Responder can accommodate four groups of eight players to participate simultaneously answer, the system has a clear function and countdown functions. The compilation and simulation of the design process, and downloaded to the development system to debug validation, the final completion Responder design. Key words: EDA;FPGA;Responder 目录  TOC \o 1-3 \h \z \u  HYPERLINK \l _Toc358719739 摘 要  PAGEREF _Toc358719739 \h I  HYPERLINK \l _Toc358719740 Abstract  PAGEREF _Toc358719740 \h II  HYPERLINK \l _Toc358719741 1 绪论  PAGEREF _Toc358719741 \h 1
显示全部
相似文档