《Explicit_Analysis_of_Channel_Mismatch_Effects_in_Time_Interleaved_ADC_Systems》.pdf
文本预览下载声明
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: FUNDAMENTAL THEORY AND APPLICATIONS, VOL. 48, NO. 3, MARCH 2001 261
Explicit Analysis of Channel Mismatch Effects in
Time-Interleaved ADC Systems
Naoki Kurosawa, Haruo Kobayashi, Member, IEEE, Kaoru Maruyama, Hidetake Sugawara, and Kensuke Kobayashi
Abstract—A time-interleaved A–D converter (ADC) system is
an effective way to implement a high-sampling-rate ADC with
relatively slow circuits. In the system, several channel ADCs
operate at interleaved sampling times as if they were effectively a
single ADC operating at a much higher sampling rate. However,
mismatches such as offset, gain mismatches among channel ADCs
as well as timing skew of the clocks distributed to them degrade
S/N of the ADC system as a whole. This paper analyzes the channel
mismatch effects in the time-interleaved ADC system. Previous
analysis showed the effect for each mismatch individually, however
in this paper we derive explicit formulas for the mismatch effects
when all of offset, gain and timing mismatches exist together. We
have clarified that the gain and timing mismatch effects interact
with each other but the offset mismatch effect is independent from
them, and this can be seen clearly in frequency domain. We also
discuss the bandwidth mismatch effect. The derived formulas can Fig. 1. Time-interleaved ADC system.
be used for calibration algorithms to compensate for the channel
mismatch effects. ADC system as a whole. Hence calibration often has to be
Index Terms—A–D converter, analog circuit, calibration, incorporated to ensure uniformity among the characteristics
channel mismatch, interleave, track/hold circuit. of the channels. It is important to clarify the issues of
显示全部